# tintel Alagoration of the second seco



# **INFERENCE WITH INTEL:** Hands on Workshop + Fireside Chat

Yi Ge Technical Consulting Engineer Monique Jones Technical Consulting Engineer

# INTRODUCTION





# **VIDEO: THE "EYE OF IOT"** Use of video, computer vision, and deep learning is growing rapidly



# INTEL® IOT VIDEO PORTFOLIO



#### **INDUSTRY'S BROADEST MEDIA, COMPUTER VISION, AND DEEP LEARNING PORTFOLIO**



# **DEEP LEARNING USAGE IS INCREASING**

Deep Learning Revenue Is Estimated to Grow from \$655M in 2016 to \$35B by 2025<sup>1</sup>



Market Opportunities + Advanced Technologies Have Accelerated Deep Learning Adoption

<sup>1</sup>Tractica 2Q 2017

# **DEEP LEARNING: TRAINING VS. INFERENCE**



**NOTE** Training requires a very large data set and deep neural networks (NN) (i.e. many layers) to achieve the highest accuracy in most cases





# **ARTIFICIAL INTELLIGENCE DEVELOPMENT CYCLE**



Intel® Deep Learning Deployment Toolkit: Deploy Optimized Inference from Edge to Cloud

# WHAT'S INSIDE



OpenVX and the OpenVX logo are trademarks of the Khronos Group Inc. OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos

#### INTEL® OPENVINO<sup>™</sup> TOOLKIT PERFORMANCE

| Baseline Caffe* Framework<br>- Out of Box = 100% |               | Optimize<br>It                   | Use Intel <sup>®</sup><br>Tools | Or offload to Intel<br>Iris™ Pro Graphics                       | Or offload to Intel<br>FPGA                        |
|--------------------------------------------------|---------------|----------------------------------|---------------------------------|-----------------------------------------------------------------|----------------------------------------------------|
| Public Models                                    | Batch<br>Size | OpenCV* Optimized<br>(non-Intel) | Intel<br>OpenVINO™ on<br>CPU    | Intel OpenVINO with<br>Floating Point 16<br>(FP16) <sup>1</sup> | Intel OpenVINO on Intel<br>Arria® 10 - 1150GX FPGA |
| Squeezenet* 1.1                                  | 1             | 431%                             | 425%                            | 564%                                                            | 1,623%                                             |
| Vgg16*                                           | 1             | 174%                             | 549%                            | 295%                                                            | 435%                                               |
| GoogLeNet* v1                                    | 1             | 330%                             | 577%                            | 448%                                                            | 1,619%                                             |
| SSD 300*                                         | 1             | 185%                             | 448%                            | 248%                                                            | 819%                                               |
| Squeezenet* 1.1                                  | 32            | 466%                             | 759%                            | 663%                                                            | 2,016%                                             |
| Vgg16*                                           | 32            | 188%                             | 434%                            | 321%                                                            | 791%                                               |
| GoogLeNet* v1                                    | 32            | 385%                             | 715%                            | 497%                                                            | 1,895%                                             |

#### Intel OpenVINO Toolkit Accelerates Performance of Deep Learning Models Running on Intel Hardware Get Faster Results with Less Work

Benchmark results were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown". Implementation of these updates may make these results inapplicable to your device or system. For more complete information about performance and benchmark results, visit <u>www.intel.com/benchmarks</u>. **Configuration:** Intel® Core™ i7-6700K CPU @ 2.90GHz fixed, GPU GT2 @ 1.00GHz fixed Internal ONLY testing, performed 4/10/2018 Test v312.30, Ubuntu\* 16.04, Intel® OpenVINO toolkit 2018 RC4. Tests were based on various parameters such as model used (these are public), batch size, and other factors. Different models can be accelerated with different Intel hardware solutions, yet use the same Intel software tools! Benchmark Source Intel Corporation.

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice. Notice revision #20110804

# **DEEP LEARNING VS. TRADITIONAL COMPUTER VISION**

#### INTEL® OPENVINO<sup>™</sup> TOOLKIT HAS TOOLS FOR AN END-TO-END VISION PIPELINE



#### **Deep Learning Computer Vision**

- Based on application of a large number of filters to an image to extract features.
- Features in the object(s) are analyzed with the goal of associating each input image with an output node for each type of object.
- Values are assigned to output node representing the probability that the image is the object associated with the output node.

#### **Traditional Computer Vision**

- Based on selection and connections of computational filters to abstract key features and correlating them to an object
- Works well with well-defined objects and controlled scenes
- Difficult to predict critical features in larger number of objects or varying scenes

OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos. OpenVX and the OpenVX logo are trademarks of the Khronos Group Inc.

# MODEL OPTIMIZER





OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

# **MODEL OPTIMIZER**

- Convert models from various frameworks (i.e. Caffe\*, TensorFlow\*, MXNet\*)
- Converts to a unified model (i.e. intermediate representation (IR), later ngraph)
- Optimizes topologies (i.e. node merging, batch normalization elimination, performing horizontal fusion)
- Folds constants paths in graph



# **IMPROVE PERFORMANCE WITH MODEL OPTIMIZER**



- Easy to use, Python\*-based workflow does not require rebuilding frameworks.
- Import Models from various frameworks (Caffe\*, TensorFlow\*, MXNet\*, more are planned...)
- More than 100 models for Caffe, TensorFlow, and MXNet validated.
- IR files for models using standard layers or user-provided custom layers do not require Caffe
- Fallback to original framework is possible in cases of unsupported layers, but requires original framework

| Device | FP32                    | FP16                    |  |
|--------|-------------------------|-------------------------|--|
| CPU    | Supported and preferred | Not Supported           |  |
| GPU    | Supported               | Supported and Preferred |  |
| FPGA   | Supported               | Supported               |  |
| MYRIAD | Not Supported           | Supported               |  |

Intel<sup>®</sup> Deep Learning Deployment Toolkit supports a wide range of deep learning topologies:

•Classification models:

- AlexNet;
- VGG-16, VGG-19;
- SqueezeNet v1.0/v1.1;
- ResNet-50/101/152;
- Inception v1/v2/v3/v4;
- CaffeNet;
- MobileNet;

#### •Object detection models:

- SSD300/500-VGG16;
- Faster-RCNN;
- SSD-MobileNet v1, SSD-Inception v2
- Yolo Full v1/Tiny v1
- ResidiualNet-50/101/152, v1/v2
- DenseNet 121/161/169/201

•Face detection models:

• VGG Face;

•Semantic segmentation models:

• FCN8;

# LAB: OPTIMIZE A DEEP-LEARNING MODEL USING THE MODEL Optimizer (MO)

# **INFERENCE ENGINE**



## **INFERENCE ENGINE**

- Simple and unified API for Inference across all Intel<sup>®</sup> architecture
- Optimized inference on large Intel architecture hardware targets (CPU/GEN/FPGA)
- Heterogeneity support allows execution of layers across hardware types
- Asynchronous execution improves performance
- Futureproof/scale your development for future Intel processors



OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

## WORKFLOW



#### Initialization

- Load model and weights
- Set batch size (if needed)
- Load inference plugin (CPU, GPU, FPGA)
- Load network to plugin
- Allocate input, output buffers

#### Main loop

- Fill input buffer with data
- Run inference
- Interpret output results



//---// Read network information from XML file
//-----

InferenceEngine::CNNNetReader network; network.ReadNetwork(FLAGS\_m);

// Read network parameters from BIN file
//-----

```
std::string binFileName = fileNameNoExt(FLAGS_m) + ".bin";
network.ReadWeights(binFileName.c_str());
```

//-----





//-----// Set batch size // ------

network.getNetwork().setBatchSize(FLAGS\_batch);

PluginDispatcher dispatcher({""});

InferenceEnginePluginPtr plugin = dispatcher.getSuitablePlugin(TargetDevice::eCPU);

## **SET UP INPUT BLOBS**

//-----

// Setting up input
//------

```
InputsDataMap inputs = network.getNetwork().getInputsInfo();
```

```
InputInfo::Ptr inputInfo = inputs.begin()->second;
SizeVector inputDims = inputInfo->getDims();
DataPtr imageData = inputs.begin()->second->getInputData();
```

```
inputBlobs[inputs.begin()->first] = input;
```



## **SET UP OUTPUT BLOBS**

```
OutputsDataMap outputInfo = network.getNetwork().getOutputsInfo();
BlobMap outputBlobs;
SizeVector outputDims = outputInfo.begin()->second->getDims();
```

```
TBlob<float>::Ptr output = make_shared_blob<float, const SizeVector>(Precision::FP32, outputDims);
output->allocate();
```

```
outputBlobs[outputInfo.begin()->first] = output;
```

```
size_t outputSize = outputBlobs.cbegin()->second->size() / batchSize;
```



#### **PRE-PROCESSING**

- Most image formats are interleaved (RGB, BGR, BGRA, etc.)
- Models usually expect RGB planar format:
  - R-plane
  - G-plane
  - B-plane





## **PREPARE INPUT DATA**

```
// PREPROCESS STAGE:
// Convert image to format expected by inference engine
// IE expects planar: R plain, G plain, B plain, convert from packed RGBRGB...
                           _____
//-----
// imgIdx: image pixel counter
// channelSize: size of a channel, computed as image width * image height
// inputPtr: a pointer to pre-allocated input buffer
for (size_t i = 0, imgIdx = 0, idx = 0; i < channelSize; i++, idx++) {</pre>
   for (size_t ch = 0; ch < inputChannels; ch++, imgIdx++) {</pre>
       inputPtr[idx + ch * channelSize] = resized[mb].data[imgIdx];
```





11

// Run inference
//-----

sts = plugin->Infer(inputBlobs, outputBlobs, &dsc);

\_\_\_\_\_



#### **POST-PROCESSING**

Developer responsible to parse inference output.

Many output formats. Some examples:

- Simple classification (alexnet): an array of float confidence scores, # of elements=# of classes in the model
- SSD: many "boxes" with a confidence score, label #, xmin,ymin, xmax,ymax

#### **AUTOMATIC FALLBACK WITH HETERO PLUGIN**

\$ object\_detection\_sample\_ssd -d HETERO:GPU,CPU -l lib/libicv\_extension.so -m ssd.xml -i snake.bmp

- The "priorities" define search order
  - -Keeps all layers that can be executed on the device (FPGA)
  - -Carefully <u>respecting the topological and other limitations</u>
  - -Then follows priorities when searching (e.g. CPU)



## LAB: BUILD AND RUN AN OBJECT DETECTION APPLICATION



# **OPTIMIZATION**



#### FULL PIPELINE OPTIMIZATION







Higher Resolution

Better Accuracy Faster Detection More Computing Power Higher NW Bandwidth More Storage

#### 4K ultra HD Going far beyond high definition (HD)



## **COMBINE ADVANTAGES OF INTEL'S PORTFOLIO**



33

OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

# **INTEL® INTEGRATED GRAPHICS**

- **Gen** is the internal name for Intel's on-die GPU solution. It's a hardware ingredient with various configurations
- Intel Core<sup>™</sup> processors include Gen hardware
- Gen GPU can be used for graphics, and also as a general compute resource
- Libraries contained in Intel<sup>®</sup> OpenVINO<sup>™</sup> (and many others) support Gen offload using OpenCL<sup>™</sup>



Sixth-Generation Core™ i7 (Skylake) Processor





## **INTEL® GPU SCALABLE ARCHITECTURE**

GT2



GT3

GT4

35 (intel) A

#### INTEL<sup>®</sup> VTUNE<sup>™</sup> AMPLIFIER HETEROGENEOUS CAPABILITIES:

#### Full platform visualization

- CPU threads
- GPU
- EUs (render)
- Fixed function / unslice



intel

36

# **VISUALIZING INFERENCE ENGINE PERFORMANCE**



infer concurrency == reduced gaps

37

## **LAB: OPTIMIZATION TECHNIQUES**

38

# **CONCLUSION/NEXT STEPS**



# **FOR MORE INFORMATION**



#### General CPU + System Optimization



software.intel.com/system-studio

OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission by Khronos.

# **OPTIMIZATION NOTICE**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness or any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice. Notice Revision #20110804



# **LEGAL NOTICES AND DISCLAIMERS**

- Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at <u>www.intel.com</u>.
- Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your device or system.
- Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.
- This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps.
- Any forecasts of goods and services needed for Intel's operations are provided for discussion purposes only. Intel will have no liability to make any purchase in connection with forecasts published in this document.
- ARDUINO 101 and the ARDUINO infinity logo are trademarks or registered trademarks of Arduino, LLC.
- Altera, Arria, the Arria logo, Intel, the Intel logo, Intel Atom, Intel Core, Intel Nervana, Intel Xeon Phi, Movidius, Saffron and Xeon are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries.
- \*Other names and brands may be claimed as the property of others.
- Copyright 2018 Intel Corporation.



# **LEGAL NOTICES AND DISCLAIMERS**

- This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest forecast, schedule, specifications and roadmaps.
- Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at intel.com, or from the OEM or retailer. No computer system can be absolutely secure.
- Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance.
   Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <a href="http://www.intel.com/performance">http://www.intel.com/performance</a>.
- Cost reduction scenarios described are intended as examples of how a given Intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.
- Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future, are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.
- The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.
- Performance estimates were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown." Implementation of these updates may make these results inapplicable to your device or system.
- No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.
- Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.
- Intel, the Intel logo, Pentium, Celeron, Atom, Core, Xeon, Movidius, Saffron and others are trademarks of Intel Corporation in the U.S. and/or other countries. \*Other names and brands may be claimed as the property of others.
- © 2018 Intel Corporation.



